# NTE7133 Integrated Circuit Horizontal and Vertical Deflection Controller for VGA/XGA and Autosync Monitors # **Description:** The NTE7133 is an integrated circuit in a 20–Lead DIP type package. This device is designed to provide an economical solution in VGA/XGA and autosync monitors by incorporating complete horizontal and vertical small signal processing. VGA–dependent mode detection and setting are performed on–chip. #### Features: - VGA Operation Fully Implemented Including Alignment —Free Vertical and E/W Amplitude Pre—Settings - 4th VGA Mode Easy Applicable (XGA, Super VGA) - Autosync Operation Externally Selectable - Low Jitter - All Adjustments DC-Controllable - Alignment–Free Oscillators - Sync Separators for Video or Horizontal and Vertical TTL Sync Levels Regardless or Polarity - Horizontal Oscillator with P<sub>II.1</sub> for Sync and P<sub>II.2</sub> for Flyback - Constant Vertical and E/W Amplitude in Multi–Frequency Operation - DC-Coupling to Vertical Power Amplifier - Internal Supply Voltage Stabilization with Excellent Ripple Rejection to Ensure Stable Geometrical Adjustments 0 5 40 1401/ # **Absolute Maximum Ratings:** | Supply Voltage (Pin1), V <sub>P</sub> | –0.5 to +16V | |--------------------------------------------------------------------------|----------------| | Voltage (Pin3, Pin7), V <sub>3</sub> , V <sub>7</sub> | –0.5 to +16V | | Voltage (Pin8), V <sub>8</sub> | –0.5 to +7V | | Voltage (Pin5, Pin6, Pin9, Pin10, Pin13, Pin14, Pin18), V <sub>n</sub> | 0.5 to +6.5V | | Current (Pin2), I <sub>2</sub> | ±10mA | | Current (Pin3), I <sub>3</sub> | 100mA | | Current (Pin7), I <sub>7</sub> | 20mA | | Current (Pin8), I <sub>8</sub> | –10mA | | Electrostatic Handling for All Pins (Note 1), V <sub>esd</sub> | ±400V | | Operating Junction Temperature, T <sub>J</sub> | +150°C | | Operating Ambient Temperatrure Range, T <sub>A</sub> | 0° to +70°C | | Storage Temperature Range, T <sub>stq</sub> | –55° to +150°C | | Thermal Resistance, Junction-to-Ambient (In Free Air), R <sub>thJA</sub> | | | | | Note 1. Equivalent to discharging a 200pF capacitor through a $0\Omega$ series resistor. # Electrical Characteristics: $(V_P = 12V, T_A = +25^{\circ}C)$ unless otherwise specified) | Positive Supply Voltage (Pin1) Vp | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------|------------------------------------------------------|-----|-------|---------|---------------------|--|--| | Supply Current Ip | Supply | <u> </u> | | | | | <u>I</u> | | | | Internal Reference Voltage Internal Reference Voltage Viet Internal Reference Voltage Viet To T <sub>A</sub> = +20° to +100°C | Positive Supply Voltage (Pin1) | $V_{P}$ | | 9.2 | 12.0 | 16.0 | V | | | | Internal Reference Voltage V <sub>ref</sub> V <sub>ref</sub> Carperature Coefficient V <sub>ref</sub> | Supply Current | Ι <sub>P</sub> | I <sub>18</sub> = -1.05mA | _ | 36 | 44 | mA | | | | | | | I <sub>18</sub> = -3.388mA | _ | 40 | 49 | mA | | | | | | | | | | | | | | | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $ | Internal Reference Voltage | V <sub>ref</sub> | | 6.0 | 6.25 | 6.5 | V | | | | F = 1MHz Sine Wave 25 35 - dB | Temperature Coefficient | TC | $T_A = +20^{\circ} \text{ to } +100^{\circ}\text{C}$ | _ | - | ±90 | 10 <sup>-6</sup> /K | | | | | Power Supply Ripple Rejection | PSRR | f = 1kHz Sine Wave | 60 | 75 | _ | dB | | | | Reference Voltages | | | f = 1MHz Sine Wave | 25 | 35 | - | dB | | | | Sync Amplitude of Video Input Signal (Pin9) Vi sync Sync On Green - 300 - mV | | V <sub>P</sub> | | 9.2 | _ | 16.0 | V | | | | Top Sync Clamping Level Silicing Level Above Top Sync Level Sync on Green, R <sub>S</sub> = 50Ω 90 120 150 mV | <b>Composite Sync Input</b> (AC–Coupled, $V_{10} = 5^{\circ}$ | V) | | | | | I | | | | Top Sync Clamping Level Sincing Level Above Top Sync Level Sync on Green, R <sub>S</sub> = 50Ω 90 120 150 mV | Sync Amplitude of Video Input Signal (Pin9) | V <sub>i sync</sub> | Sync on Green | _ | 300 | _ | mV | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Top Sync Clamping Level | | | 1.1 | 1.28 | 1.5 | V | | | | Dufferential Input Resistance Fg Dufferential Input Resistance | Slicing Level Above Top Sync Level | 1 | Sync on Green, $R_S = 50\Omega$ | 90 | 120 | 150 | mV | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Allowed Source Resistance for 7% Duty Cycle | R <sub>S</sub> | V <sub>i sync</sub> > 200mV | _ | - | 1.5 | kΩ | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Differential Input Resistance | r <sub>9</sub> | During Sync | _ | 80 | - | Ω | | | | $ \frac{\text{Fi}_{H} = 64\text{kHz}, I_{18} = -2.169\text{mA}}{I_{H} = 100\text{kHz}, I_{18} = -3.388\text{mA}} 2.5 3.4 4.5 \mus }{I_{H} = 100\text{kHz}, I_{18} = -3.388\text{mA}} 2.5 3.4 4.5 \mus } $ $ \frac{\text{Horizontal Sync Input } (\text{DC-Coupled, TTL-Compatible})}{I_{H} = 100\text{kHz}, I_{18} = -3.388\text{mA}} 2.5 3.4 4.5 \mus } $ $ \frac{\text{Horizontal Sync Input } (\text{DC-Coupled, TTL-Compatible})}{I_{U} = 100\text{kHz}, I_{18} = -3.388\text{mA}} 2.5 3.4 4.5 \mus } $ $ \frac{\text{Horizontal Sync Input } (\text{DC-Coupled, TTL-Compatible})}{I_{U} = 100\text{km}} $ $ \frac{\text{Us sync}}{I_{U} = 100\text{km}} \frac{1.7}{I_{U}} \frac{I_{U}}{I_{U}} \frac{I_{U}}$ | Charging Current of Coupling Capacitor | l <sub>9</sub> | V <sub>9</sub> > 1.5V | 1.3 | 2.0 | 3.0 | μΑ | | | | Horizontal Sync Input (DC–Coupled, TTL–Compatible) Sync Input Signal (Peak Value, Pin9) Vu sync | Vertical Sync Integration Time to Generate | t <sub>int</sub> | $f_H = 31 \text{kHz}, I_{18} = -1.050 \text{mA}$ | 7 | 10 | 13 | μs | | | | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $ | Sync Pulse | | $f_H = 64kHz$ , $I_{18} = -2.169mA$ | 3.5 | 5.0 | 6.5 | μs | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | $f_H = 100kHz, I_{18} = -3.388mA$ | 2.5 | 3.4 | 4.5 | μs | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Horizontal Sync Input (DC-Coupled, TTL-Co | mpatible) | | • | • | | | | | | $\begin{tabular}{ c c c c c c c c c c c c c c c c c c c$ | Sync Input Signal (Peak Value, Pin9) | V <sub>u sync</sub> | | 1.7 | _ | _ | V | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | 1.2 | 1.4 | 1.6 | V | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Minimum Pulse Width | t <sub>p</sub> | | 700 | _ | _ | ns | | | | $ \begin{array}{ c c c c c c c c } \hline V_9 & 5.5V & - & - & 10 & \mu A \\ \hline \textbf{Automatic Horizontal Polarity Switch} & (H-Sync on Pin9) \\ \hline \textbf{Horizontal Sync Pulse Width Related to $t_H$} & t_p H/t_H & - & - & 30 & \% \\ \hline \textbf{Delay Time for Changing Sync Polarity} & t_p & & 0.3 & - & 1.8 & ms \\ \hline \textbf{Vertical Sync Input} & (DC-Coupled, TTL-Compatible, V-Sync on Pin10) \\ \hline \textbf{Sync Input Signal (Peak Value, Pin10)} & V_{i \text{sync}} & & 1.7 & - & - & V \\ \hline \textbf{Slicing Level} & & & 1.2 & 1.4 & 1.6 & V \\ \hline \textbf{Input Current} & I_{10} & 0 < V_{10} < 5.5V & - & - & \pm 10 & \mu A \\ \hline \textbf{Maximum Vertical Sync Pulse Width for Automatic Vertical Polarity Switch} & t_p V & - & 300 & \mu S \\ \hline \textbf{Horizontal Mode Detector Output} & V_GA \text{Mode} \\ \hline \textbf{Output Saturation Voltage LOW} & V_7 & I_7 = 6mA & - & 0.275 & 0.33 & V \\ \hline \textbf{Cond Current to Force VGA Mode-Dependent Vertical and Parabola Amplitudes} & I_7 & Modes 1, 2, and 3 & 2 & - & 6 & mA \\ \hline \end{array}$ | Rise Time and Fall Time | t <sub>r</sub> , t <sub>f</sub> | | 10 | _ | 500 | ns | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Input Current | l <sub>9</sub> | V <sub>9</sub> = 0.8V | - | _ | -200 | μΑ | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | V <sub>9</sub> 5.5V | _ | _ | 10 | μΑ | | | | | , , | nc on Pin9 | ) | | | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | t <sub>p H</sub> /t <sub>H</sub> | | _ | _ | 30 | % | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Delay Time for Changing Sync Polarity | t <sub>p</sub> | | 0.3 | _ | 1.8 | ms | | | | Slicing Level 1.2 1.4 1.6 V Input Current $I_{10} = 0 < V_{10} < 5.5V = - \pm 10 = \pm 10 = \pm 10$ Maximum Vertical Sync Pulse Width for Automatic Vertical Polarity Switch $t_{p,V} = - \pm 10 = \pm$ | Vertical Sync Input (DC-Coupled, TTL-Comp | atible,,V–S | Sync on Pin10) | | | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Sync Input Signal (Peak Value, Pin10) | V <sub>i sync</sub> | | 1.7 | _ | - | V | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Slicing Level | | | 1.2 | 1.4 | 1.6 | V | | | | Automatic Vertical Polarity Switch Horizontal Mode Detector Output (VGA Mode) Output Saturation Voltage LOW (For Modes 1, 2, and 3) Output Voltage HIGH Load Current to Force VGA Mode–Dependent Vertical and Parabola Amplitudes Value of the switch | Input Current | I <sub>10</sub> | 0 < V <sub>10</sub> < 5.5V | _ | _ | ±10 | μA | | | | | | t <sub>p V</sub> | | _ | _ | 300 | μs | | | | (For Modes 1, 2, and 3) Output Voltage HIGH Load Current to Force VGA Mode–Dependent Vertical and Parabola Amplitudes Mode 4 V <sub>P</sub> V Modes 1, 2, and 3 2 - 6 mA | Horizontal Mode Detector Output (VGA Mode) | | | | | | | | | | Load Current to Force VGA Mode–Dependent Vertical and Parabola Amplitudes Ioma Ioma Ioma Modes 1, 2, and 3 2 6 mA | Output Saturation Voltage LOW (For Modes 1, 2, and 3) | V <sub>7</sub> | I <sub>7</sub> = 6mA | _ | 0.275 | 0.33 | V | | | | Vertical and Parabola Amplitudes | Output Voltage HIGH | 1 | Mode 4 | _ | _ | $V_{P}$ | V | | | | Output Current Mode 4 - 0 - mA | | I <sub>7</sub> | Modes 1, 2, and 3 | 2 | _ | 6 | mA | | | | | Output Current | <u></u> | Mode 4 | _ | 0 | _ | mA | | | # <u>Electrical Characteristics (Cont'd):</u> $(V_P = 12V, T_A = +25^{\circ}C \text{ unless otherwise specified})$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------------|----------|-----------------------|----------|---------------------| | VGA/Autosync Mode Switch | 1 | | | 1 | <u> </u> | | | Input Voltage LOW to Force Autosync Mode | V <sub>7</sub> | | 0 | _ | 50 | mV | | Horizontal Comparator P <sub>LL1</sub> | I | <u> </u> | <u> </u> | l | | | | Upper Control Voltage Limitation | V <sub>17</sub> | | _ | 5.9 | _ | V | | Lower Control Voltage Limitation | 1 | | _ | 5.1 | _ | V | | Control Current | I <sub>17</sub> | | _ | ±0.083I <sub>18</sub> | _ | μΑ | | Horizontal Oscillator | <u>I</u> | | | <u> </u> | | <u> </u> | | Center Frequency | fosc | $R_{18} = 2.4k\Omega$ (Pin18),<br>$C_{19} = 10$ nF (Pin19) | _ | 31.45 | _ | kHz | | Deviation of Center Frequency | $\Delta f_{OSC}$ | | _ | _ | ±3.0 | % | | Temperature Coefficient | TC | | _ | +200 | +300 | 10 <sup>-6</sup> /K | | Relative Holding/Catching Range | φ <sub>H</sub> /t <sub>H</sub> | | ±6.0 | ±6.5 | ±7.3 | % | | External Oscillator Current | I <sub>18</sub> | | -0.5 | _ | -4.3 | mA | | Voltage at Reference Current Input (Pin18) | V <sub>18</sub> | | 2.35 | 2.5 | 2.65 | V | | Horizontal P <sub>LL2</sub> | | | 1 | ı | ı | | | Upper Clamping Level of Flyback Input | V <sub>2</sub> | I <sub>2</sub> = 6mA | _ | 5.5 | _ | V | | Lower Clamping Level of Flyback Input | | $I_2 = -1 \text{mA}$ | _ | -0.75 | _ | V | | H–Flyback Slicing Level | | | _ | 3.0 | _ | V | | Delay Between Middle of Sync and Middle of H–Flyback Related to t <sub>H</sub> | t <sub>d</sub> /t <sub>H</sub> | | - | 3.0 | _ | % | | Upper Control Voltage Limitation | V <sub>20</sub> | | _ | 6.2 | _ | V | | Lower Control Voltage Limitation | | | _ | 4.8 | _ | V | | Control Current | I <sub>20</sub> | | - | ±0.083I <sub>18</sub> | _ | μΑ | | P <sub>LL2</sub> Control range Related to t <sub>H</sub> | Δt/t <sub>H</sub> | | 30 | _ | _ | % | | Horizontal Output (Open–Collector) | L | I | 1 | l | ı | | | Output Voltage LOW | V <sub>3</sub> | I <sub>3</sub> = 20mA | _ | _ | 0.3 | V | | | | I <sub>3</sub> = 60mA | _ | _ | 0.8 | V | | t <sub>H</sub> Duty Cycle | t <sub>p</sub> /t <sub>H</sub> | | 42 | 45 | 48 | % | | Threshold to Activate Too Low Supply Voltage Protection | V <sub>P</sub> | Horizontal Output OFF | - | 5.6 | _ | V | | Threshold to Activate Too Low Supply Voltage Protection | 1 | Horizontal Output ON | - | 5.8 | - | V | | Jitter of Horizontal Output | $\Delta t_{H}$ | f = 31kHz | _ | _ | 3.5 | ns | | | | f = 64kHz | _ | _ | 1.9 | ns | | | | f = 100kHz | _ | _ | 1.2 | ns | | Horizontal Clamping/Blanking Generator Out | tput | | | | I | | | Output Voltage LOW | V <sub>8</sub> | | _ | _ | 0.9 | V | | Blanking Output Voltage | | Internal V Blanking | 1.6 | 1.9 | 2.2 | V | | Clamping Output Voltage | | H–Sync on Pin9 | 5.15 | 5.4 | 5.65 | V | | Internal Sink Current for All Output Levels | I <sub>8</sub> | H and V Scanning | 2.3 | 2.9 | 3.5 | mA | | | | External Load Current | _ | _ | -3.0 | mA | | Clamping Pulse Start | t <sub>8</sub> | | With | End of H- | Sync | | | Clamping Pulse Width | t <sub>clp</sub> | | 0.8 | 1.0 | 1.2 | μs | | Steepness of Rise and Fall Times | S | | _ | 60 | 75 | ns/V | # **<u>Electrical Characteristics (Cont'd)</u>**: $(V_P = 12V, T_A = +25^{\circ}C \text{ unless otherwise specified})$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | | |----------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------|----------|-------|-------|---------------------|--| | Vertical Oscillator ( $V_{ref} = 6.25V$ ) | | | | | | | | | Vertical Free–Running Frequency | f <sub>o</sub> | $R_{15} = 22k\Omega$ , $C_{16} = 0.1\mu F$ | _ | 42 | _ | Hz | | | Nominal Vertical Sync Range | f <sub>V</sub> | No fo Adjustment | 50 | _ | 110 | Hz | | | Voltage on Pin15 | V <sub>15</sub> | $R_{15} = 22k\Omega$ | 2.8 | 3.0 | 3.2 | V | | | Delay Between Sync Pulse and Start of Vertical<br>Scan in VGA/XGA Mode | t <sub>d</sub> | Measured on Pin8,<br>Activated by an External<br>Resistor on Pin7 | 500 | 575 | 650 | μs | | | Delay Between Sync Pulse and Start of Vertical Scan in Autosync Mode | | Measured on Pin8,<br>V <sub>7</sub> < 50mV | 240 | 300 | 360 | μs | | | Control Current for Amplitude Control | I <sub>12</sub> | | - | ±200 | _ | μΑ | | | Capacitor for Amplitude Control | C <sub>12</sub> | | - | - | 0.18 | μF | | | Vertical Differential Output | • | | <u> </u> | | | • | | | Differential Output Current Between Pin5 and Pin6 (Peak-to-Peak Value) | l <sub>o</sub> | Mode 3, $I_{13} > -135\mu A$ , $R_{15} = 22kΩ$ | 0.9 | 1.0 | 1.1 | mA | | | Maximum Offset Current Error | | I <sub>o</sub> = 1mA | - | _ | ±2.5 | % | | | Maximum Linearity Error | | | _ | _ | ±1.5 | % | | | Vertical Amplitude Adjustment (In Percent of C | Output Sig | nal) | • | • | • | | | | Input Voltage | V <sub>13</sub> | | _ | 5.0 | _ | V | | | Adjustment Current | I <sub>13</sub> | I <sub>o</sub> max (100%) | -110 | -120 | -135 | μΑ | | | | | I <sub>o</sub> min (Typically 58%) | _ | 0 | _ | μΑ | | | VGA Mode–Dependent Pre–Settings Activated<br>by an External Resistor on Pin7<br>Mode 1 | Δl <sub>O</sub> /Δt | Table 2,Note 2 | 116.1 | 116.8 | 117.4 | % | | | Mode 2 | | | 101.6 | 102.2 | 102.8 | % | | | Mode 3 | | | _ | 100 | _ | % | | | Mode 4 | | | _ | 100 | _ | % | | | Autosync Operation (VGA Operation Disabled) | | Table 2, Note 2, V <sub>7</sub> < 50mV | - | 100 | _ | % | | | E/W Output (Note 2) | l | | 1 | | | l | | | Bottom Output Signal During Mid-Scan (Pin11) | V <sub>11</sub> | Internally Stabilized | 1.05 | 1.2 | 1.35 | V | | | Top Output Signal During Flyback | | - | 4.2 | 4.5 | 4.8 | V | | | Temperature Coefficient of Output Signal | TC | | <u> </u> | _ | 250 | 10 <sup>-6</sup> /K | | | E/W Amplitude Adjustment (Parabola) | | | | | | | | | Input Voltage (Pin14) | V <sub>14</sub> | | _ | 5.0 | _ | V | | | Adjustment Current | I <sub>14</sub> | 100% Parabola | -110 | -120 | -135 | μΑ | | | | | Typicall 28% Parabola | - | 0 | _ | μΑ | | Note 2. $\Delta I_0/\Delta t$ relative to value of Mode 3. Note 3. Parabola amplitude tracks with mode–dependent vertical amplitude but not with vertical amplitude adjustment. Tracking can be achieved by a resistor from vertical amplitude potentiometer to Pin14. #### **Functional Description:** ### **Horizontal Sync Separator and Polarity Correction** An AC–coupled video signal or a DC–coupled TTL sync signal (H only or composite sync) is input on Pin9. Video signals are clamped with top sync on 12.8V, and are sliced at 1.4V. This results in a fixed absolute slicing level of 120mV relative to top sync. DC-coupled TTL sync signals are also sliced at 1.4V, however with the clamping circuit in current limitation. The polarity of the separated sync is detected by internal integration of the signal, then the polarity is corrected. The polarity information is fed to the VGA mode detector. The corrected sync is the input signal for the vertical sync integrator and the P<sub>LL1</sub> stage. ## Vertical Sync Separaztor, Polarity Correction and Vertical Sync Integrator DC–coupled vertical TTL sync signals may be applied to Pin10. They are sliced at 1.4V. The polarity of the separated sync is detected by internal integration, then polarity is corrected. The polarity information is fed to the VGA mode detector. If Pin10 is not used, it must be connected to GND. The separated V<sub>i sync</sub> signal from Pin10, or the integrated composite sync signal from Pin9 (TTL or video) directly triggers the vertical oscillator. # **VGA Mode Detector and Mode Output** The three standard VGA modes and a 4th not fixed mode are decoded by the polarities of the horizontal and the vertical sync input signals. An external resistor (from $V_P$ to Pin7) is necessary to match this function. In all three VGA modes the correxct amplitudes are activated. The presence of the 4th mode is indicated by HIGH on Pin7. This signal can be used externally to switch any horizontal or vertical parameters. ### **VGA Mode Detector Input** For autosync operation the voltage on Pin7 must be externally forced to a level of < 50mV. Vertical amplitude pre–settings for VGA are then inhibited. The delay time between vertical trigger pulse and the start of vertical deflection changes from 575 to $300\mu s$ (575 $\mu s$ is needed for VGA). The vertical amplitude then remains constant in a frequency range from 50 to 110Hz. # Clamping and V-Blanking Generator A combined clamping and V-blanking pulse is available on Pin8. The lower level of 1.9V is the blanking signal derived from the vertical blanking pulse from the internal vertical oscillator. Vertical blanking equals the delay between vertical sync and the start of vertical scan. By this, an optimum blanking is acheived for VGA/XGA as well as for multi–frequency operation (selectable via Pin7). The upper level of 5.4V is the horizontal clamping pulse with internally fixed pulse width of 0.8μs. A mono flop, which is triggered by the trailing edge of the horizontal sync pulse, generates this pulse. If composite sync is applied one clamping pulse per H–period is generated during V–sync. The pahse of the clamping pulse may change during V–sync. #### P<sub>LL1</sub> Phase Detector The phase detector is a standard one using switched current sources. The middle of the sync is compared with a fixed point of the oscillator sawtooth voltage. The PLL filter is connected to Pin17. If composite sync is applied, the distributed control voltage is corrected during V–sync. #### **Horizontal Oscillator** This oscillator is a relaxation type and requires a fixed capacitor of 10nF at Pin19. By changing the current into Pin18 the whole frequency range from 13 to 100kHz can be covered. The current can be generated either by a frequency to voltage converter or by a resistor. A frequency adjustment may also be added if necessary. The P<sub>LL1</sub> control voltage at Pin17 moduloates via a buffer stage the oscillator thresholds. A high DC–loop gaqin ensures a stable phase relationship between horizontal sunc and line flyback pulses. #### **Functional Description (Cont'd):** #### P<sub>LL2</sub> Phase Detector This pahse detector is similar to the P<sub>LL1</sub> phase detector. Line flyback signals (Pin2) are compared with a fixed point of the oscillator sawtooth voltage. Delays in the horizontal deflection circuit are compensated by adjusting the phase relationship between horizontal sync and horizontal output pulses. A certain amount of phase adjustment is possible by injecting a DC current from an external source into the P<sub>LL2</sub> filter capacitor on Pin20. #### **Horizontal Driver** This open–collector output stage (Pin3) can directly drive an external driver transistor. The saturation voltage is 300mV at 20mA. To protect the line deflection transistor, the horizontal output stage does not conduct at $V_P < 6.4V$ (Pin1). # **Vertical Oscillator and Amplitude Control** This stage is designed for fast stabilization of the vertical amplitude after changes in sync conditions. The free–running frequency $f_0$ is determined by the values of $R_{VOS}$ and $C_{VOS}$ . The recommended values should be altered marginally only to preserve the excellent linearity and noise performance. The vertical drive currents $I_5$ and $I_6$ are in relation to the value of $R_{VOS}$ . Therefore, the oscillator frequency must be determined only by $C_{VOS}$ on Pin16. $$f_0 = \frac{1}{10.8 \times R_{VOS} \times C_{VOS}}$$ To acheive a stabilized amplitude the free–running frequency f<sub>o</sub> (without adjustment) must be lower than the lowest occurring sync frequency. The contributions shown in Table 1 can be assumed. Table 1. Calculation of fo Total Spread | Contributing Elements | % | |----------------------------------------------------------------------|----| | Minimum Frequency Offset Between fo and the Lowest Trigger Frequency | 10 | | Spread of IC | ±3 | | Spread of R (22kΩ) | ±1 | | Spread of C (0.1μF) | ±5 | | Total | 19 | Results for 50 to 110Hz application: $f_0 = \frac{50Hz}{1.19} = 42Hz$ Table 2. VGA Modes | Mode | Horizontal/Vertical<br>Sync Polarity | Horizontal<br>Frequency<br>(kHz) | Vertical<br>Frequency<br>(Hz) | Number of<br>Active Lines | Output<br>Mode Pin7 | |----------|--------------------------------------|----------------------------------|-------------------------------|---------------------------|---------------------| | 1 | +/- | 31.45 | 70 | 350 | LOW | | 2 | <b>-/+</b> | 31.45 | 70 | 400 | LOW | | 3 | -/- | 31.45 | 60 | 480 | LOW | | 4 | +/+ | Fixed by External Circuitry | _ | _ | HIGH | | Autosync | */* | Fixed by External Circuitry | _ | _ | Forced to GND |